# Investigation of Electromigration in Fine-Pitch Copper Interconnects Through Simulation and Analysis

Adrija Chaudhuri<sup>1</sup>, Marius van Dijk<sup>1</sup>, Johannes Jaeschke<sup>1</sup>, Hermann Oppermann<sup>1</sup>, Martin Schneider-Ramelow<sup>2</sup>

1. Fraunhofer Institute for Reliability and Microintegration (IZM), Berlin, Germany.

2. Research Center of Microperipheric Technologies, Technische Universität Berlin, Berlin, Germany.

## Abstract

The scaling down of Copper interconnects is an effective approach to increasing the number of signal I/O lines and performance in advanced fine-pitch packaging for electronic systems. However, as dimensions are reduced, the risk of electromigration-induced failures in the copper interconnects becomes increasingly critical, degrading the reliability and performance of modern microelectronics. High current densities play a crucial role in electromigration, causing the migration of metal atoms in the interconnects, leading to the formation of voids or hillocks and eventual device failure. To reduce the risk of failure and enhance overall performance, Joule heating and current crowding, two significant factors contributing to this problem, must be effectively addressed through design optimization approaches.

Originally, thermal oxide (SiO<sub>2</sub>), has been used for dielectric layers. However, the two main challenges for thermal oxide are electrical performance and cost. In such cases, polymer-based dielectrics have advantage due to their ability to lower trace capacitance and enhance power efficiency while being compatible with low-cost panel-scalable methods. But polymers have lower thermal conductivity. By using a thinner polymer, the problem of lower thermal conductivity and consequent Joule heating in the copper interconnects produced by electric current flow across them can be reduced. Therefore, it reduces the risk of localized temperature rise that can cause damage due to thermomigration and electromigration. Current crowding, on the other hand, occurs when there is an increase of the local current density. It raises the local temperature as Joule heating is proportional to the square of current. The conductor's resistance, form, thickness and width have an impact in the current crowding phenomena. This can be managed through optimization of the interconnect geometry, such as having straight lines and using rounded corners. As a result, the potential current crowding hotspots and subsequent electromigration risks can be decreased. COMSOL AC/DC module was used to study the effects of Joule heating and current crowding on interconnect reliability. The simulations included the boundary conditions to corelated experimental values ensuring accurate representation of electromigration. The results thus can be compared to the experimental data to determine accuracy and validity. Through the simulation of current and temperature distribution across the 3D model build in COMSOL, first an improved geometry of the test structure was derived iteratively. The effect of current crowding was reduced with approximately 42% from the standard test layout (STANDARD ASTM-F1259M, US National Institute of Standards and Technology (NIST) test structure) to the optimized structure. Following was a conformation of the effect of polymer thickness.

Therefore, the use of COMSOL simulation provides a powerful means to investigate the effects of different design factors on interconnect reliability. By understanding the comprehensive knowledge gained from these simulations, it is possible to optimize the design and reduce the risk of interconnect failure.

**Keywords:** Electromigration, Joule heating, current crowding, thermomiogration, fine pitch interconnect reliability, microelectronic system, assembly and interconnection technologies.

# Introduction

Finite element analysis (FEA) has become a standard approach for simulating electronic packaging. FEA can be used to predict the warpage of a package, thermo-mechanical reliability of solder joints, reliability of flip chip interconnects under thermal cycling condition, temperature and current distribution in IC devices for certain working condition etc [1][2]. Therefore, FEA is a powerful tool that help in optimizing design, predicting performance, reducing risks and helping with the efficient and reliable product development. Due to miniaturization of the interconnects in microelectronic systems, electromigration has become one of the dominant failure mechanisms and a major reliability concern. High current densities introduce transport of material, mechanical stress and Joule heating on these fine pitch interconnects. Displacement of metal atoms induces mass depletion or accumulation which subsequently leads to formation of voids and hillocks and causes interconnect failure in form of an open or short circuit [1]. Several methods to alleviate electromigrationinduced failure are being developed. Design modification can be done to eliminate the possibility of current crowding on the structure. Influence of various low-k dielectric materials such as polymers to improve the performance of highdensity interconnects can be investigated and it can



be an effective approach to reducing the risk of electromigration induced interconnect failure. FEA thus can be used to build up 3D models to analyze multiple design, material choices with their dimensions and simulate at various boundary conditions. This therefore can help in predicting and addressing potential issues, finding optimal solution to enhance reliability and consequently reduce the risks of failure. In this paper we built up a 3D model of a copper interconnect in wafer level along with the adhesive for die attach and substrate. Different design approaches have been considered along with the material choices for the built up. In COMSOL, AC/DC module has been used to simulate the current distribution and Joule heating. The simulations included the boundary conditions to corelated with experimental values. The results thus can be compared to the experimental data to determine accuracy and validity.

#### Theory

The empirical model to predict the mean time to failure (MTTF) is described by the Black's equation as follows [3][4],

$$MTTF = A J^{-n} \exp\left(\frac{E_a}{k_B T}\right)$$

where A is a cross-section dependent constant, J is the current density, n is the current exponent,  $E_a$  is the activation energy,  $k_B$  is the Boltzmann constant, and T is the temperature. Thus, Black's equation provides a convenient estimation between the lifetime, current and temperature.

With scaling down of the interconnect, high current density has become a problem. A major concern for the interconnects is the current crowding which is the phenomenon of localized increase of current density in a conductor, typically occurring near contacts or inhomogeneities. This can result in conductor self-heating and accelerated electromigration processes, ultimately leading to failure [5].

The localized high current density can also cause the void growth and at the same time cause the temperature rise due to Joule heating which happens when electric current pass through a conductor. It raises the local temperature as Joule heating is proportional to the square of current. Thermal migration also becomes a concern with Joule heating, as it leads to temperature gradient in the interconnect.

The geometry of the test structure has a significant impact on current crowding. Since the same current is flowing throughout the test structure, due to considerable disparity in the cross-sectional areas between the test line and the contact pads, results in a large and abrupt current density change between the interface of the test line and the pads. As a result, current crowding occurs at the intersections. The higher current density resulting from the current crowding leads to failure at the interface of the test structure due to electromigration. In addition to interfaces, current crowding phenomena are also observed in bends and vias [6]. Dielectrics are the insulators that are used to isolate the copper interconnects. The selection of dielectric

material significantly impacts performance such as signaling speed and wiring density. The dielectric constant  $D_k$ , an electrical property of the dielectric material, plays a crucial role in determining the signal speed [7].

 $SiO_2$  a dielectric material due to its high  $D_k$  value (about 3.8 and thermal conductivity 1.4W/mK) pose challenges to electrical performance as well as cost. In such cases, polymer-based dielectrics have advantage due to their ability to maintain signal integrity and enhance power efficiency while being compatible with low-cost panel-scalable methods [8].

The major limitation with polymer is its low thermal conductivity. Under these circumstances, utilizing a thinner polymer offers a distinct advantage. Thinner layer, acts as a smaller thermal resistor, since conductive thermal resistance  $(R_t)_{cond}$ ,

$$(\mathbf{R}_t)_{\text{cond}} = \frac{\mathbf{L}}{\mathbf{k}\mathbf{A}},$$

where L is the plane thickness, k is the material conductivity and A is the plane area. So, the heat flow through the layers to the substrate is higher, reducing the Joule heating in the copper interconnect. It also reduces the risk of localized temperature rise that can cause damage due to thermomigration and electromigration. Furthermore, for fine pitch interconnects planar thin-film polymers are required for impedance matching[8][9].

## **Governing Equations**

The primary focus of our work is to find an optimal process-technically reasonable structure which reduces the effect of current crowding and appropriate polymer thickness that minimizes the Joule heating.

The COMSOL software is utilized to construct a 3D model that incorporates the necessary stack up, consisting of a copper interconnect enclosed within polymer material.

Thermal conduction is the primary mechanism for heat transfer between the copper interconnect and the polymer in this analysis. It is assumed that perfect contact exists between any two surfaces of the materials. The AC/DC module is employed in the multi-physics model, where the electric currents interface is combined with the heat transfer in solids interface through the Electromagnetic Heating Multiphysics interface [10][11]. Steady state analysis is used to study the steady conduction, the governing equation used in the analysis for heat transfer in a solid is,

$$\rho C_{\rm p} (\mathbf{u} \cdot \nabla T) + \nabla \cdot \mathbf{q} = Q \qquad (1)$$



Where  $\rho$  is the density,  $C_p$  is the specific heat capacity at constant pressure, **u** is the velocity vector and provided the energy equation and responsible for convection in a fluid, T is the absolute temperature, **q** is the heat flux by conduction. The radiation term has been neglected. For a steady-state problem the temperature does not change with time and the terms with time derivatives can be neglected. First and the second term in the left-hand side of the equation (1) represents convection and conduction term of heat transfer. On the right-hand side, the term Q denotes the heat generation or dissipation taking place within the body.

Following Fourier's law of heat conduction, conductive heat flux  $\mathbf{q}$ , is defined by,

$$\mathbf{q} = -\mathbf{k}\nabla \mathbf{T} \tag{2}$$

where  $\nabla T$  is the temperature gradient. In conductive medium, conservation of electric charges is,

$$\nabla . \mathbf{J} = \mathbf{Q}_{i,v} \tag{3}$$

Where  $\mathbf{J}$  is the current density and,  $Q_{j,v}$  is the volumetric source current.

For stationary electric current, Ohm's law state,

$$\mathbf{J} = \mathbf{\sigma}\mathbf{E} + \mathbf{J}_{\mathbf{e}} \tag{4}$$

Where  $\sigma$  is the electrical conductivity, **E** is the electric field strength and **J**<sub>e</sub> is an externally generated current density, which is suppose to be zero in this study.

Joule's law expresses the Joule heating (ohmic or resistive heating) per unit time as,

$$Q_e = \mathbf{J}. \mathbf{E}$$
 (5)

Where  $Q_e$  is the heat generated, the **J** and **E** are the current density and electric field strength respectively.

Electric field can also be explained as gradient of electric potential,

$$\mathbf{E} = -\nabla \mathbf{V} \tag{6}$$

Where V is the electric potential.

Coupling between the electric current and heat transfer interface is done through the integration of resistive heating resulting from the electric current into heat generation  $Q_c$  (equation (5)).

Thus, putting equation (2), equation (5) in equation (1) we get,

$$\rho C_{p} \mathbf{u} \cdot \nabla T = \nabla \cdot (\mathbf{k} \nabla T) + Q_{e}$$
 (7)

## **Test structure and Material selection**

The test structure use  $5\mu m$  wide copper interconnect for the simulation. The interconnect is

embedded in a polymer which act as a dielectric between the silicon and the interconnect. The 300mm wafer is diced and the die is attached to a KOVAR material using high temperature adhesive (Figure 1a). The copper interconnect is designed for 4-point measurement. The two copper pads are used for current input and ground respectively and the other two copper pads are used for voltage measurement (Figure 1b). The test line attached to the pads carry the current and can be expressed by current density in the line.

To minimize the effect of current crowding, modification in the geometry were made in comparison to standard NIST test structure (Figure 4) [12]. The abrupt change of cross-section was avoided and a more tapered structure was used (Figure 1). A straight test line was chosen over a bent line (Figure 5). These decisions and modifications were carried out by comparing the simulation results, aiming to reduce the impacts of current crowding.

A particular polymer can exhibit a range of viscosity values. Lower viscosity value allows for an application of a thin layer of the polymer through spin coating. Theoretically as mentioned before, a thinner layer should facilitate better heat conduction, thereby reducing the temperature along the test line. Accordingly, we opted for a polymer with a range of viscosity values and corresponding thickness for our test structure in order to examine the correlation between polymer thickness and temperature distribution.

The constructed 3D model (Figure 1c) corresponds to the experimental test vehicle (Figure 2), we therefore attempted to bridge the theoretical concept with simulation and practical application.



Figure 1: a) Stack-up of the test vehicle, b) The test structure chosen c) COMSOL drawing of the stack-up.



Figure 2: a) Side view of the test vehicle for experiment, b) Top view of the test vehicle.

The material thus chosen for the test vehicle are described in Table 1.



Table 1: Electrical conductivity ( $\sigma$ ), thermal conductivity (k) and dielectric constant ( $D_k$ ) of the material used for the test structure.

| Material                    | $\left(\frac{\sigma}{m}\right)$ | $\begin{pmatrix} \mathbf{k} \\ (\frac{W}{mK}) \end{pmatrix}$ | D <sub>k</sub> | Function     |  |
|-----------------------------|---------------------------------|--------------------------------------------------------------|----------------|--------------|--|
| Copper                      | 5.99e7                          | 385                                                          | 1              | Interconnect |  |
| Polymer<br>[13]             | ~ 0                             | 0.29                                                         | 2.65           | Insulator    |  |
| Thermal<br>SiO <sub>2</sub> | ~ 0                             | 1.38                                                         | 3.75           | Insulator    |  |
| Si Die                      | ~ 0                             | 130                                                          | 11.7           | Insulator    |  |
| Adhesive<br>[14]            | ~ 0                             | 1.1                                                          | 5.40           | Insulator    |  |
| KOVAR<br>[15]               | 2.04e6                          | 17                                                           | -              | Test Socket  |  |

### **Boundary conditions**

Boundary conditions for simulation was chosen such a way that correlation can be done with the experimental values.

To measure current density, biasing has to be done to the pads. In copper the typical current density at which electromigration begins is in the range of  $10^{6}$ A/cm<sup>2</sup> [16]. Therefore, for the simulation the boundary condition chosen were, corresponding current for 1 x  $10^{6}$ A/cm<sup>2</sup> current density.

Current density  $J = \frac{I}{A}$ , where I is the current and A is the cross-section area.

Thus, 165mA is applied to one of the pads and ground on another.

Since the samples are placed in the oven, they will also experience free convection from all the exposed surfaces with surrounding air (oven temperature). Therefore, convective heat flux with heat transfer coefficient (h) of 20W/m<sup>2</sup>K [16] was applied on all exposed surface.

*Table 2: Materials for the test structure and their corresponding dimensions.* 

| Name                | L(µm) | w(µm) | h(µm) |
|---------------------|-------|-------|-------|
| Copper interconnect | 800   | 5     | 3.3   |
| Polymer             |       | 3000  | 1.5   |
| Thermal oxide       | 3000  |       | 1     |
| (SiO <sub>2</sub> ) |       |       |       |
| Si wafer (diced)    |       |       | 725   |
| Adhesive            |       |       | 50    |
| Kovar               | -     | -     | 2000  |

All the theoretical dimension in Table 2 are close to those from the experiment.

Fine user-control meshing was done to get an accurate result. Mapped and free triangular meshing was used for the interconnect with element size of minimum  $2\mu m$  to maximum  $10\mu m$  depending upon the structure. The die and the rest of the structure was meshed with free quad with element size of

70µm. Followed by sweep with fixed number of elements in distribution being 4.



Figure 3: Meshing of the 3D test structure.

#### Discussion

Initially, we conducted a comparison between the NIST structure for electromigration testing [12] and our proposed structure, concerning current crowding effects.

Current density we used for all the simulations were  $1 \times 10^{6}$ A/cm<sup>2</sup>.

In the NIST structure Figure 4a, we identified two significant areas of concern related to current crowding, primarily caused by the abrupt change in cross-sectional area. As a result, by modifying the geometry as shown in Figure 4b, the current crowding decreased by approximately 42%.



Figure 4: Comparison of a) NIST with b) Optimised design on current crowding.

We additionally conducted simulations with a 90° bent test line to validate the theory of current crowding in the inner edge of the turn. We explored potential solutions to alleviate current crowding by rounding the corners. We also investigated the impact of the arc radius of the rounded corner on current crowding (Figure 5).





Figure 5: Influence of arc radius in the 90° angled line, on current density.

To decrease the current crowding at the junction of the pads and the test line in the optimized design, we adhered to the aforementioned principle by rounding off the corners to reduce sharp edges. By increasing the arc radius, the initial current was reduced by approximately 33%.



Figure 6: Influence of arc radius in the transition area on current density.

We also used simulation to confirm the initial theoretical premise that thinner polymers exhibit better heat conduction characteristics (Figure 7). With simulation result conforming the theoretical concept, we build up a test chip (Figure 2) with optimized geometry and thinner polymer layer  $(1.5\mu m)$ . Experiment on the test chip specifically the Temperature Coefficient of Resistance (TCR) test was conducted. The purpose was to verify the correlation between the simulation results and the experimental observations. Temperature coefficient of resistance (TCR) is the calculation of a relative change of resistance per degree of temperature change. Positive coefficient value for a material means that its resistance increases with increase in temperature.



Figure 7: Influence of polymer thickness in temperature distribution.

Joule heating experimentally can be found out by the TCR test. By applying varying currents at a constant temperature, changes in resistance can be observed. The increase in resistance compared to an initial resistance is a result of Joule heating. Furthermore, the magnitude of the temperature rise can be calculated based on the formula below.

$$\mathbf{R} = \mathbf{R}_0 [1 + \alpha (\mathbf{T} - \mathbf{T}_0)]$$

Where, R is resistance at temperature T,  $R_0$  is the initial resistance of the test structure at  $T_0$ ,  $\alpha$  is the co-efficient of resistance, T is the temperature of the test structure and  $T_0$  is the initial temperature. The value of  $\alpha$  was determined experimentally and subsequently utilized in the equation to calculate the temperature.

We performed an experiment using first samples to investigate Joule heating,  $\Delta T$  which is T-T<sub>0</sub>. The average of the obtained results was  $28\pm1^{\circ}$ C. The  $\Delta T$  value obtained from the COMSOL simulation (polymer 1.5µm) was 25°C (Figure 7), a result that closely aligns with the experimental measurement.

The small difference between the values observed in reality and those obtained through simulation primarily arise from two key factors. Firstly, simulations assume a perfect structural configuration and secondly, it uses standard material properties. Whereas, actual fabricated structures often deviate from ideal dimensions and material characteristics.

#### Conclusions

This study demonstrates the application of finite element modeling for assessing the electromigration reliability of fine-pitch copper interconnects. Using AC/DC module of COMSOL and Electromagnetic Heating Multiphysics, it effectively simulates and observes critical issues such as Joule heating and current crowding in the interconnects. These simulation results thus can be used to further optimize the design to reduce Joule heating and current crowding, consequently reducing the risk of electromigration failure. The



boundary conditions used in the simulation are consistent with experimental value, aligning the experiment's outcomes with those from COMSOL. Therefore, finite element modeling offers semiconductor manufacturers valuable insights, allowing them to explore different designs and optimization possibilities tailored to their requirements while minimizing time and cost. Future work will focus on the effect of Blech's length on electromigration immortality and material flux density on interconnect reliability.

# References

- Antonova, E.E. and Looman, D.C., 2017, May. Finite elements for electromigration analysis. In 2017 IEEE 67th Electronic Components and Technology Conference (ECTC) (pp. 862-871). IEEE.
- [2] Wulandana, R., Wang, P.C. and McCary, L., Assessing Reliability of Embedded Resistor Designs in Integrated Circuit.
- [3] Black, J.R., 1969. Electromigration failure modes in aluminum metallization for semiconductor devices. *Proceedings of the IEEE*, 57(9), pp.1587-1594.
- [4] Lienig, J. and Thiele, M., 2018. Fundamentals of electromigration-aware integrated circuit design. Berlin: Springer.
- [5] Gerasimenko, T.N., Polyakov, P.A. and Frolov, I.E., 2014. Elimination of current crowding problem in flat conductors bent at arbitrary angles. *Progress In Electromagnetics Research Letters*, 47, pp.41-46.
- [6] Tu, K.N., 2003. Recent advances on electromigration in very-large-scale-integration of interconnects. *Journal of applied physics*, 94(9), pp.5451-5473
- [7] Liu, F., Zhang, R., DeProspo, B.H., Dwarakanath, S., Nimbalkar, P., Ravichandran, S., Weyers, D., Kathaperumal, M., Tummala, R.R. and Swaminathan, M., 2020, June. Advances in high performance RDL technologies for enabling IO density of 500 IOs/mm/layer and 8-μm IO pitch using low-k dielectrics. In 2020 IEEE 70th electronic components and technology conference (ECTC) (pp. 1132-1139). IEEE.
- [8] Dwarakanath, S., Raj, P.M., Agarwal, A., Okamoto, D., Kubo, A., Liu, F., Kathaperumal, M. and Tummala, R.R., 2019, May. Evaluation of fine-pitch routing capabilities of advanced dielectric materials for high speed panel-RDL in 2.5 D interposer and fan-out packages. In 2019 IEEE 69th Electronic Components and Technology Conference (ECTC) (pp. 718-725). IEEE.
- [9] Suzuki, Y., 2017. Ultra-thin polymer dielectric materials and ultra-small via and trench processes for 20micron bump pitch redistribution layer (RDL) structures for high

*density packages* (Doctoral dissertation, Georgia Institute of Technology)

- [10] The AC/DC Module User's Guide COMSOL Multiphysics. Available at: https://doc.comsol.com/5.4/doc/com.comsol.he lp.acdc/ACDCModuleUsersGuide.pdf
- [11] Heat Transfer Module COMSOL Multiphysics. Available at: https://doc.comsol.com/5.4/doc/com.comsol.he lp.heat/HeatTransferModuleUsersGuide.pdf
- [12] Standard Guide for Design of Flat, Straight-Line Test Structures for Detecting Metallization Open-Circuit or Resistance-Increase Failure Due to Electromigration, F 1259-89, Annual Book of ASTM Standards, Vol. 10.04
- [13] MatWeb The Online Materials Information Resource. (n.d.). https://www.matweb.com/search/datasheet.asp x?matguid=71ffed3308f24b5a91cfa101a0ca85f d&n=1&ckck=1
- [14] Epoxy Technology EPO-TEK® H77T Thermally Conductive Epoxy. (n.d.). https://www.matweb.com/search/datasheet.asp x?matguid=4a561cf51b784006b9c409746961a da6
- [15] Ullah, S., Ayub, M., Aftab, N. and Qayyum, A., 2016. Design and Simulations of Low Loss Single Disk RF Window. *The Nucleus*, 53(4), pp.221-224.
- [16] Mattox, D.M., 2010. Non-elemental characterization of films and coatings. In *Handbook of Deposition Technologies for Films and Coatings* (pp. 716-748). William Andrew Publishing.
- [17] Murshed, S.S. and De Castro, C.N., 2017. A critical review of traditional and emerging techniques and fluids for electronics cooling. *Renewable and Sustainable Energy Reviews*, 78, pp.821-833.